Research Article
A Low-cost and High Efficiency Architecture of AES Crypto-engine
@INPROCEEDINGS{10.1109/CHINACOM.2007.4469389, author={Yan Qing. Zhong and Jian Ming. Wang and Z. F. Zhao and D.Y Yu and L Li}, title={A Low-cost and High Efficiency Architecture of AES Crypto-engine}, proceedings={2nd International ICST Conference on Communications and Networking in China}, publisher={IEEE}, proceedings_a={CHINACOM}, year={2008}, month={3}, keywords={AES; S-box; Sub-Byte; WPAN}, doi={10.1109/CHINACOM.2007.4469389} }
- Yan Qing. Zhong
Jian Ming. Wang
Z. F. Zhao
D.Y Yu
L Li
Year: 2008
A Low-cost and High Efficiency Architecture of AES Crypto-engine
CHINACOM
IEEE
DOI: 10.1109/CHINACOM.2007.4469389
Abstract
The growing market of WPAN has led to an increasing demand of security measures and devices for protecting the user data transmitted over the open channels. Advanced Encryption Standards (AES) is the basic security approach for WPAN. To meet the low cost, low power feature and high security demand of WPAN, a low cost, high efficient AES core is proposed in this paper. To achieve low cost, methods of integration and resource sharing are used in designing a very low-complexity architecture, especially in (inverse) byte substitution ((inv) SubBytes) modules and (inverse) mix column ((inv) MixColumn) modules, etc. Further more, AES Encryptor and Decryptor is integrated into a full functional crypto-engine. This very low-cost and high efficiency AES core of IEEE 802.15.4-2006 is designed and emulated on Xilinx FPGA. Simulation results show that this kind of design can be used in resource critical applications, such as smart card, PDA and mobile phones.