About | Contact Us | Register | Login
ProceedingsSeriesJournalsSearchEAI
Cognitive Computing and Cyber Physical Systems. 4th EAI International Conference, IC4S 2023, Bhimavaram, Andhra Pradesh, India, August 4-6, 2023, Proceedings, Part II

Research Article

Full Swing Logic Based Full Adder for Low Power Applications

Cite
BibTeX Plain Text
  • @INPROCEEDINGS{10.1007/978-3-031-48891-7_2,
        author={D. Durga Prasad and B. V. V. Satyanarayana and Vijaya Aruputharaj J and Abdul Rahaman Shaik and K. Indirapriyadarsini and K. V. Subba Rami Reddy and M. Hemalatha},
        title={Full Swing Logic Based Full Adder for Low Power Applications},
        proceedings={Cognitive Computing and Cyber Physical Systems. 4th EAI International Conference, IC4S 2023,  Bhimavaram, Andhra Pradesh, India, August 4-6, 2023, Proceedings, Part II},
        proceedings_a={IC4S PART 2},
        year={2024},
        month={1},
        keywords={Full Adder TGL PTL Mentor Graphics Tool},
        doi={10.1007/978-3-031-48891-7_2}
    }
    
  • D. Durga Prasad
    B. V. V. Satyanarayana
    Vijaya Aruputharaj J
    Abdul Rahaman Shaik
    K. Indirapriyadarsini
    K. V. Subba Rami Reddy
    M. Hemalatha
    Year: 2024
    Full Swing Logic Based Full Adder for Low Power Applications
    IC4S PART 2
    Springer
    DOI: 10.1007/978-3-031-48891-7_2
D. Durga Prasad1, B. V. V. Satyanarayana1,*, Vijaya Aruputharaj J2, Abdul Rahaman Shaik1, K. Indirapriyadarsini3, K. V. Subba Rami Reddy1, M. Hemalatha3
  • 1: Department of ECE, Vishnu Institute of Technology
  • 2: Department of Computer Science
  • 3: Department of ECE
*Contact email: vvsatya.b@gmail.com

Abstract

During the design of Application-Specific Integrated Circuits, a whole adder logic circuit plays a significant role. The full adder is a fundamental part of the majority of VLSI and DSP applications. Power consumption in full adders is one of the key factors; hence it is necessary to build full adders with low power consumption. Full adders are developed in this work employing full swing AND, OR, and XOR gates and compared with pass transistor logic (PTL) based AND, OR, and XOR gates, and complementary metal oxide semiconductor logic (CMOS) based AND gate, OR gate, and XOR gate. The Mentor Graphics Tool is used to construct and simulate every planned circuit. After receiving simulation data, we compared the power consumption, delay and PDP of several complete adder-based logic designs. In the proposed full swing XOR, the power dissipation and delay is decreased by 10.5% and 9.8% respectively and hence the full swing full adder PDP is decreased by 0.6%. As compared to alternative full adder designs based on logic, full swing by using gates like AND gate, by using the OR gate, and with the help XOR gate, full adder design consumes less power and hence suitable for low power applications.

Keywords
Full Adder TGL PTL Mentor Graphics Tool
Published
2024-01-05
Appears in
SpringerLink
http://dx.doi.org/10.1007/978-3-031-48891-7_2
Copyright © 2023–2025 ICST
EBSCOProQuestDBLPDOAJPortico
EAI Logo

About EAI

  • Who We Are
  • Leadership
  • Research Areas
  • Partners
  • Media Center

Community

  • Membership
  • Conference
  • Recognition
  • Sponsor Us

Publish with EAI

  • Publishing
  • Journals
  • Proceedings
  • Books
  • EUDL